Cypress Semiconductor CY7C1381D Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Nein Cypress Semiconductor CY7C1381D herunter. Data Sheet (current) Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 30
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 0
The content and copyrights of the attached
material are the property of its owner.
Distributed by:
www.Jameco.com 1-800-831-4242
Jameco Part Number 1183128
Seitenansicht 0
1 2 3 4 5 6 ... 29 30

Inhaltsverzeichnis

Seite 1 - Jameco Part Number 1183128

The content and copyrights of the attached material are the property of its owner.Distributed by:www.Jameco.com ✦ 1-800-831-4242Jameco Part Number 11

Seite 2 - Flow-Through SRAM

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 9 of 29Read Cycle, Begin Burst External L H L L L X X X H L-H Tri-StateWrite Cycle, Begin Burst E

Seite 3

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 10 of 29Truth Table for Read/Write[3,8]Function (CY7C1383D) GW BWE BWBBWAWrite Bytes D, C, A (DQD

Seite 4

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 11 of 29IEEE 1149.1 Serial Boundary Scan (JTAG)The CY7C1381D/CY7C1383D incorporates a serial boun

Seite 5

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 12 of 29Bypass RegisterTo save time when serially shifting data through registers, it issometimes

Seite 6

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 13 of 29current instruction. When HIGH, it will enable the outputbuffers to drive the output bus.

Seite 7

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 14 of 293.3V TAP AC Test ConditionsInput pulse levels ...

Seite 8

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 15 of 29Notes: 11. All voltages referenced to VSS (GND).12. Bit #24 is “1” in the Register Defini

Seite 9

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 16 of 29119-Ball BGA Boundary Scan Order[13, 14]Bit # Ball ID Bit # Ball ID Bit # Ball ID Bit # B

Seite 10 - CY7C1383D

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 17 of 29165-Ball BGA Boundary Scan Order[13, 15]Bit # Ball ID Bit # Ball ID Bit # Ball ID1N6 31D1

Seite 11

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 18 of 29Maximum Ratings(Above which the useful life may be impaired. For user guide-lines, not te

Seite 12

18-Mbit (512K x 36/1M x 18)Flow-Through SRAMCY7C1381DCY7C1383DCypress Semiconductor Corporation • 198 Champion Court • San Jose, CA 95134-1709 • 408-

Seite 13

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 19 of 29Capacitance[19]Parameter Description Test Conditions100 TQFP Package119 BGA Package165 FB

Seite 14

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 20 of 29Switching Characteristics Over the Operating Range[23, 24]Parameter Description133 MHz 10

Seite 15

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 21 of 29Timing DiagramsRead Cycle Timing[25]Note: 25. On this diagram, when CE is LOW: CE1 is LOW

Seite 16

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 22 of 29 Write Cycle Timing[25, 26]Note: 26.Full width write can be initiated by either GW LOW; o

Seite 17

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 23 of 29Read/Write Cycle Timing[25, 27, 28]Notes: 27. The data bus (Q) remains in high-Z followin

Seite 18

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 24 of 29ZZ Mode Timing[29, 30]Notes: 29. Device must be deselected when entering ZZ mode. See tru

Seite 19

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 25 of 29Ordering InformationNot all of the speed, package and temperature ranges are available. P

Seite 20

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 26 of 29Package Diagrams NOTE:1. JEDEC STD REF MS-0262. BODY LENGTH DIMENSION DOES NOT INCLUDE M

Seite 21

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 27 of 29Package Diagrams (continued)51-85115-*B119-ball BGA (14 x 22 x 2.4 mm) (51-85115)

Seite 22 - Burst wraps around

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 28 of 29© Cypress Semiconductor Corporation, 2006. The information contained herein is subject t

Seite 23 - Timing Diagrams (continued)

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 2 of 29 1ADDRESSREGISTERBURSTCOUNTERAND LOGICCLRQ1Q0ENABLEREGISTERSENSEAMPSOUTPUTBUFFERSINPUTREGI

Seite 24

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 29 of 29Document History PageDocument Title: CY7C1381D/CY7C1383D 18-Mbit (512K x 36/1M x 18) Flo

Seite 25

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 3 of 29Pin ConfigurationsAAAAA1A0NCNCVSSVDDAAAAAAAADQPBDQBDQBVDDQVSSQDQBDQBDQBDQBVSSQVDDQDQBDQBVS

Seite 26

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 4 of 29Pin Configurations (continued)2345671ABCDEFGHJKLMNPRTUVDDQNC/288MNC/144MDQPCDQCDQDDQCDQDAA

Seite 27 - Package Diagrams

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 5 of 29Pin Configurations (continued)165-Ball FBGA Pinout (3 Chip Enable)CY7C1381D (512K x 36)234

Seite 28 - 51-85115-*B

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 6 of 29Pin DefinitionsName I/O DescriptionA0, A1, AInput-SynchronousAddress Inputs used to select

Seite 29 - Package Diagrams (continued)

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 7 of 29Functional OverviewAll synchronous inputs pass through input registers controlledby the ri

Seite 30

CY7C1381DCY7C1383DDocument #: 38-05544 Rev. *E Page 8 of 29Burst SequencesThe CY7C1381D/CY7C1383D provides an on-chip two-bitwraparound burst counter

Kommentare zu diesen Handbüchern

Keine Kommentare