Cypress Semiconductor FX2LP Technical Information Seite 415

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 460
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 414
Chapter 15. Registers Page 15-95
this case. It is with respect to when the data would normally come out in response to Master Strobe
including any latency to synchronize Master Strobe.
In all cases, the data will be held for the desired amount even if the ensuing GPIF state calls for the
data bus to be tristated. In other words the FD[15:0] output enable will be held by the same amount
as the data itself.
Bits 1-0 HOLDTIME[1:0] GPIF Hold Time
00 = 0 IFCLK cycles
01 = ½ IFCLK cycle
10 = 1 IFCLK cycle
11 = Reserved
15.12.7 GPIF Transaction Count Bytes
Figure 15-99. GPIF Transaction Count Byte3
Bit 7-0 TC31:24 GPIF Transaction Count
Refer to Bit 0 of this register.
Figure 15-100. GPIF Transaction Count Byte2
GPIFTCB3
see Section 15.14
GPIF Transaction Count Byte3 E6CE
b7 b6 b5 b4 b3 b2 b1 b0
TC31 TC30 TC29 TC28 TC27 TC26 TC25 TC24
R/W R/W R/W R/W R/W R/W R/W R/W
0 0 0 0 0 0 0 0
GPIFTCB2
see Section 15.14
GPIF Transaction Count Byte2 E6CF
b7 b6 b5 b4 b3 b2 b1 b0
TC23 TC22 TC21 TC20 TC19 TC18 TC17 TC16
R/W R/W R/W R/W R/W R/W R/W R/W
0 0 0 0 0 0 0 0
Seitenansicht 414
1 2 ... 410 411 412 413 414 415 416 417 418 419 420 ... 459 460

Kommentare zu diesen Handbüchern

Keine Kommentare