
EZ-USB FX2 Technical Reference Manual
Page 1-28 EZ-USB FX2 Technical Reference Manual v2.1
menting “wait states”. GPIFADR pins present a 9-bit address to the interface that may be incre-
mented as data is transferred. The 8051 INT signal is a ‘hook’ that can signal the FX2’s CPU in the
middle of a transaction; GPIF operation resumes once the CPU asserts its own 8051 RDY signal.
This ‘hook’ permits great flexibility in the generation of GPIF waveforms.
1.20 EZ-USB FX2 Product Family
The EZ-USB FX2 family is available in various pinouts to serve different system requirements and
costs.
Table 1-3. EZ-USB FX2 Family
Part Number Package Ram
ISO
Support
I/O Bus Width Data/Address Bus
CY7C68013-56PVC 56-pin SSOP 8 KBytes Yes 24 8/16 Bits No
CY7C68013-100AC 100-pin TQFP 8 KBytes Yes 40 8/16 Bits No
CY7C68013-128AC 128-pin TQFP 8 KBytes Yes 40 8/16 Bits 8051 Address/Data Bus
Kommentare zu diesen Handbüchern